:B



#### Embedded LPDDR5 SDRAM **Features**

## **Embedded LPDDR5 SDRAM**

#### MT62F512M32D2, MT62F1G32D4

| eatures                                                                                                      | Options                                                                                                                                                               | Marking |
|--------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| Architecture  - 12.8 GB/s maximum bandwidth per channel  Eraguanay range 200 5 MHz (data rate range per      | <ul> <li>V<sub>DD1</sub>/V<sub>DD2H</sub>/V<sub>DD2L</sub>/V<sub>DDQ</sub> (ODT on)/<br/>(ODT off): 1.8V/1.05V/0.9V/0.5V/0.3V</li> <li>Array configuration</li> </ul> | F       |
| <ul> <li>Frequency range: 800–5 MHz (data rate range per<br/>pin: 6400–40 Mb/s with WCK:CK = 4:1)</li> </ul> | - 512 Meg x 32 (2 channels x16 I/O)                                                                                                                                   | 512M32  |
| - Selectable CKR (WCK:CK = 2:1 or 4:1)                                                                       | <ul><li>1 Gig x 32 (2 channels x16 I/O)</li><li>Device configuration</li></ul>                                                                                        | 1G32    |
| LPDDR5 data interface                                                                                        | - 2 die in package                                                                                                                                                    | D2      |
| <ul><li>Single x16 channel/die</li><li>Double-data-rate command/address entry</li></ul>                      | <ul><li>4 die in package</li><li>FBGA "green" package</li></ul>                                                                                                       | D4      |
| <ul> <li>Differential command clocks (CK_t/CK_c) for<br/>high-speed operation</li> </ul>                     | <ul> <li>315-ball TFBGA (12.4mm × 15.0mm,<br/>seated height: 1.1mm MAX, Ø0.48</li> </ul>                                                                              | DS      |
| <ul> <li>Differential data clocks (WCK_t/WCK_c)</li> </ul>                                                   | SMD)                                                                                                                                                                  |         |
| <ul> <li>Optional differential read strobe (RDQS_t/</li> </ul>                                               | <ul> <li>Speed grade, cycle time (<sup>t</sup>WCK)</li> </ul>                                                                                                         |         |
| RDQS_c)                                                                                                      | - 6400 Mb/s                                                                                                                                                           | -031    |
| - 16 <i>n</i> -bit or 32 <i>n</i> -bit prefetch architecture                                                 | Operating temperature:                                                                                                                                                |         |
| <ul> <li>4KB page size with 8-bank (8B mode), 2KB page</li> </ul>                                            | 25°C to +85°C                                                                                                                                                         | WT      |

Revision

- size with bank group (BG mode), or 16-bank (16B mode) operation
- Command-selectable burst lengths (BL = 16 or 32) in bank group or 16-bank modes
- Background ZQ calibration/command-based ZQ calibration
- Optional link protection (link ECC)
- Partial-array self refresh (PASR) and partial-array auto refresh (PAAR) with segment mask

#### Ultra-low-voltage core and I/O power supplies

- V<sub>DD1</sub> = 1.70–1.95V; 1.8V NOM
- V<sub>DD2H</sub> = 1.01–1.12V; 1.05V NOM
- $-V_{\rm DD2L} = V_{\rm DD2H} \text{ or } 0.87-0.97V; 0.9V \text{ NOM}$
- $-V_{DDO} = 0.5 \text{V NOM or } 0.3 \text{V NOM (ODT off)}$

#### • I/O characteristics

- Interface-LVSTL 0.5/0.3
- I/O type: Low-swing single-ended, V<sub>SS</sub> termina-
- V<sub>OH</sub>-compensated output drive
- Programmable V<sub>SS</sub> on-die termination (ODT)
- Non target ODT support
- DVFSQ support

#### Low power features

- DVFSC: Dynamic voltage frequency scaling core
- Single-ended CK, single-ended WCK and singleended RDQS
- Data copy
- Write X



## Embedded LPDDR5 SDRAM Features

#### **Part Number Ordering Information**

#### **Figure 1: Part Number Chart**



**Table 1: Part Number List** 

| Part Number              | Total Density | Data Rate per Pin |
|--------------------------|---------------|-------------------|
| MT62F512M32D2DS-031 WT:B | 2GB (16Gb)    | 6400 Mb/s         |
| MT62F1G32D4DS-031 WT:B   | 4GB (32Gb)    | 6400 Mb/s         |

#### **FBGA Part Marking Decoder**

Due to space limitations, FBGA-packaged components have an abbreviated part marking that is different from the part number. Micron's FBGA part marking decoder is available at www.micron.com/decoder.

#### **LPDDR5 Data Sheet List**

This data sheet only describes the product specifications that are unique to the Micron devices listed in Table 1.

For general LPDDR5 specifications, please refer to the data sheets below.

- General LPDDR5 Specifications 1: Mode Registers
- General LPDDR5 Specifications 2: AC/DC and Interface Specifications
- General LPDDR5 Specifications 3: Features and Functionalities



## **Embedded LPDDR5 SDRAM Important Notes and Warnings**

### **Important Notes and Warnings**

Micron Technology, Inc. ("Micron") reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions. This document supersedes and replaces all information supplied prior to the publication hereof. You may not rely on any information set forth in this document if you obtain the product described herein from any unauthorized distributor or other source not authorized by Micron.

Automotive Applications. Products are not designed or intended for use in automotive applications unless specifically designated by Micron as automotive-grade by their respective data sheets. Distributor and customer/distributor shall assume the sole risk and liability for and shall indemnify and hold Micron harmless against all claims, costs, damages, and expenses and reasonable attorneys' fees arising out of, directly or indirectly, any claim of product liability, personal injury, death, or property damage resulting directly or indirectly from any use of non-automotive-grade products in automotive applications. Customer/distributor shall ensure that the terms and conditions of sale between customer/distributor and any customer of distributor/customer (1) state that Micron products are not designed or intended for use in automotive applications unless specifically designated by Micron as automotive-grade by their respective data sheets and (2) require such customer of distributor/customer to indemnify and hold Micron harmless against all claims, costs, damages, and expenses and reasonable attorneys' fees arising out of, directly or indirectly, any claim of product liability, personal injury, death, or property damage resulting from any use of non-automotive-grade products in automotive applications.

Critical Applications. Products are not authorized for use in applications in which failure of the Micron component could result, directly or indirectly in death, personal injury, or severe property or environmental damage ("Critical Applications"). Customer must protect against death, personal injury, and severe property and environmental damage by incorporating safety design measures into customer's applications to ensure that failure of the Micron component will not result in such harms. Should customer or distributor purchase, use, or sell any Micron component for any critical application, customer and distributor shall indemnify and hold harmless Micron and its subsidiaries, subcontractors, and affiliates and the directors, officers, and employees of each against all claims, costs, damages, and expenses and reasonable attorneys' fees arising out of, directly or indirectly, any claim of product liability, personal injury, or death arising in any way out of such critical application, whether or not Micron or its subsidiaries, subcontractors, or affiliates were negligent in the design, manufacture, or warning of the Micron product.

Customer Responsibility. Customers are responsible for the design, manufacture, and operation of their systems, applications, and products using Micron products. ALL SEMICONDUCTOR PRODUCTS HAVE INHERENT FAIL-URE RATES AND LIMITED USEFUL LIVES. IT IS THE CUSTOMER'S SOLE RESPONSIBILITY TO DETERMINE WHETHER THE MICRON PRODUCT IS SUITABLE AND FIT FOR THE CUSTOMER'S SYSTEM, APPLICATION, OR PRODUCT. Customers must ensure that adequate design, manufacturing, and operating safeguards are included in customer's applications and products to eliminate the risk that personal injury, death, or severe property or environmental damages will result from failure of any semiconductor component.

Limited Warranty. In no event shall Micron be liable for any indirect, incidental, punitive, special or consequential damages (including without limitation lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort, warranty, breach of contract or other legal theory, unless explicitly stated in a written agreement executed by Micron's duly authorized representative.



#### **Embedded LPDDR5 SDRAM General Notes**

#### **General Notes**

Throughout the data sheet, figures and text refer to DQs as DQ. DQ should be interpreted as any or all DQs collectively, unless specifically stated otherwise.

RDQS, CK, and WCK should be interpreted as RDQS t, RDQS c, CK t, CK c, and WCK\_t, WCK\_c respectively unless specifically stated otherwise. CA includes all CA pins used for a given density.

In timing diagrams, CMD is used as an indicator only. Actual signals occur on CA[6:0].

 $V_{REF}$  indicates  $V_{REF(CA)}$  and  $V_{REF(DO)}$ .

Complete functionality is described throughout the entire document. Any page or diagram may have been simplified to convey a topic and may not be inclusive of all requirements.

Any specific requirement takes precedence over a general statement.

Any functionality not specifically stated herein is considered undefined, illegal, is not supported, and will result in unknown operation.

4



# **Embedded LPDDR5 SDRAM Device Configuration**

### **Device Configuration**

#### **Table 2: Die Organization in the Package**

| Die Organization  | 512M32 (16Gb/package) | 1G32 (32Gb/package) |
|-------------------|-----------------------|---------------------|
| Channel A, rank 0 | x16 mode × 1 die      | x16 mode × 1 die    |
| Channel B, rank 0 | x16 mode × 1 die      | x16 mode × 1 die    |
| Channel A, rank 1 | -                     | x16 mode × 1 die    |
| Channel B, rank 1 | -                     | x16 mode × 1 die    |

Note: 1. Refer to the Package Block Diagram section in this data sheet.

#### **Table 3: Die Addressing**

| Description                     | 512M32 (16Gb/package), 1G32 (32Gb/package) |                         |                        |  |  |  |
|---------------------------------|--------------------------------------------|-------------------------|------------------------|--|--|--|
| Density per die                 | 8Gb                                        |                         |                        |  |  |  |
| Bits                            |                                            | 8,589,934,592           |                        |  |  |  |
| Bank mode                       | BG mode                                    | 16B mode                | 8B mode                |  |  |  |
| Configuration                   | 32Mb × 16 DQ × 4 Banks ×<br>4BG            | 32Mb × 16 DQ × 16 Banks | 64Mb × 16 DQ × 8 Banks |  |  |  |
| Number of banks                 | 4                                          | 16                      | 8                      |  |  |  |
| Number of bank groups           | 4                                          | 1                       | 1                      |  |  |  |
| Array prefetch bits             | 256                                        | 256 256                 |                        |  |  |  |
| Rows per bank                   | 32,768                                     |                         |                        |  |  |  |
| Columns                         |                                            | 64                      |                        |  |  |  |
| Page size (bytes)               | 2048                                       | 2048                    | 4096                   |  |  |  |
| Native burst length             | 16                                         | 16                      | 32                     |  |  |  |
| Number of I/Os                  |                                            | 16                      |                        |  |  |  |
| Bank address                    | BA[1:0]                                    | BA[3:0]                 | BA[2:0]                |  |  |  |
| Bank group address              | BG[1:0]                                    | -                       | _                      |  |  |  |
| Row address                     |                                            | R[14:0]                 |                        |  |  |  |
| Column address                  |                                            | C[5:0]                  |                        |  |  |  |
| Burst address                   | B[3:0] B[3:0] B[4:0]                       |                         |                        |  |  |  |
| Burst starting address boundary |                                            | 128-bit                 |                        |  |  |  |

Notes: 1. Refer to the SDRAM Addressing section in General LPDDR5 Specification 3.

Refer to the Speed Grades and Effective Burst Length in General LPDDR5 Specifications
 3.



## **Embedded LPDDR5 SDRAM Refresh Requirement Parameters**

### **Refresh Requirement Parameters**

#### **Table 4: Refresh Requirement Parameters**

|                                                            |                      | 8Gb                |         |      |
|------------------------------------------------------------|----------------------|--------------------|---------|------|
| Parameter                                                  | Symbol               | BG and 16B<br>Mode | 8B Mode | Unit |
| REFRESH cycle time (all banks)                             | <sup>t</sup> RFCab   | 210                | 210     | ns   |
| REFRESH cycle time (per bank)                              | <sup>t</sup> RFCpb   | 120                | 120     | ns   |
| Per bank refresh to per bank refresh time (different bank) | <sup>t</sup> PBR2PBR | 90                 | 90      | ns   |
| Per bank refresh to ACTIVATE command time (different bank) | <sup>t</sup> PBR2ACT | 7.5                | 10      | ns   |

Note: 1. This table only describes refresh parameters that are density dependent. Refer to Refresh Requirement section in General LPDDR5 Specifications 3 for all refresh parameters.



#### Embedded LPDDR5 SDRAM Package Block Diagrams

#### **Package Block Diagrams**

#### **Dual Die, Dual Channel**

Figure 2: Dual-Die, Dual-Channel Package Block Diagram



#### **Quad Die, Dual Channel**

Figure 3: Quad-Die, Dual-Channel Package Block Diagram



**Embedded LPDDR5 SDRAM Ball Assignments and Descriptions** 

## **Ball Assignments and Descriptions**

Figure 4: 315-Ball Dual-Channel Discrete FBGA

|    | 1                 | 2                 | 3                 | 4                 | 5                 | 6                 | 7                 | 8                 | 9                 | 10                | 11                | 12                | 13                | 14                | 15                |    |
|----|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|----|
| Α  | NC                | NC                | V <sub>DDQ</sub>  | DMI0_A            | V <sub>SS</sub>   | V <sub>DD2L</sub> | V <sub>DD2H</sub> | V <sub>DD2H</sub> | V <sub>DD2H</sub> | V <sub>DD2L</sub> | V <sub>SS</sub>   | DMI1_A            | V <sub>DDQ</sub>  | NC                | NC                | А  |
| В  | NC                | V <sub>DDQ</sub>  | RDQS0_t_A         | V <sub>SS</sub>   | DQ4_A             | V <sub>DD2L</sub> | V <sub>DD2H</sub> | V <sub>SS</sub>   | V <sub>DD2H</sub> | V <sub>DD2L</sub> | DQ12_A            | V <sub>SS</sub>   | RDQS1_t_A         | V <sub>DDQ</sub>  | NC                | В  |
| С  |                   | DQ1_A             | V <sub>DDQ</sub>  | RDQS0_c_A         | V <sub>SS</sub>   | DQ5_A             | V <sub>DD2H</sub> | V <sub>SS</sub>   | V <sub>DD2H</sub> | DQ13_A            | V <sub>SS</sub>   | RDQS1_c_A         | V <sub>DDQ</sub>  | DQ9_A             | V <sub>DD1</sub>  | С  |
| D  | DQ0_A             | V <sub>SS</sub>   | DQ3_A             | V <sub>DDQ</sub>  | WCK0_c_A          | V <sub>SS</sub>   | V <sub>SS</sub>   | V <sub>DD2H</sub> | V <sub>SS</sub>   | V <sub>SS</sub>   | WCK1_c_A          | V <sub>DDQ</sub>  | DQ11_A            | V <sub>SS</sub>   | DQ8_A             | D  |
| Е  | V <sub>SS</sub>   | DQ2_A             | V <sub>SS</sub>   | WCK0_t_A          | V <sub>DDQ</sub>  | DQ6_A             | V <sub>DD2H</sub> | V <sub>SS</sub>   | V <sub>DD2H</sub> | DQ14_A            | V <sub>DDQ</sub>  | WCK1_t_A          | V <sub>SS</sub>   | DQ10_A            | V <sub>SS</sub>   | E  |
| F  | $V_{DDQ}$         | V <sub>SS</sub>   | V <sub>DDQ</sub>  | V <sub>DDQ</sub>  | DQ7_A             | V <sub>DD2H</sub> | V <sub>DD2H</sub> | V <sub>SS</sub>   | V <sub>DD2H</sub> | V <sub>DD2H</sub> | DQ15_A            | V <sub>DDQ</sub>  | V <sub>DDQ</sub>  | V <sub>SS</sub>   | V <sub>DDQ</sub>  | F  |
| G  | $V_{DDQ}$         | V <sub>DDQ</sub>  | V <sub>SS</sub>   | CA0_A             | V <sub>SS</sub>   | CS1_A             | V <sub>SS</sub>   | CA2_A             | V <sub>SS</sub>   | CA4_A             | V <sub>SS</sub>   | CA6_A             | V <sub>SS</sub>   | V <sub>DDQ</sub>  | V <sub>DDQ</sub>  | G  |
| Н  | RESET_N           | V <sub>DD2L</sub> | V <sub>SS</sub>   | V <sub>SS</sub>   | CA1_A             | V <sub>SS</sub>   | CS0_A             | V <sub>SS</sub>   | CK_t_A            | V <sub>SS</sub>   | CA3_A             | V <sub>SS</sub>   | CA5_A             | V <sub>DD2L</sub> | ZQ_A              | н  |
| J  | V <sub>SS</sub>   | V <sub>DD2L</sub> | V <sub>SS</sub>   | RFU               | V <sub>DD2H</sub> | RFU               | V <sub>SS</sub>   | V <sub>SS</sub>   | CK_c_A            | V <sub>SS</sub>   | V <sub>DD2H</sub> | V <sub>SS</sub>   | V <sub>SS</sub>   | V <sub>DD2L</sub> | V <sub>SS</sub>   | J  |
| K  | V <sub>DD2H</sub> | V <sub>ss</sub>   | V <sub>SS</sub>   | V <sub>SS</sub>   | V <sub>DD2H</sub> | κ  |
| L  | V <sub>SS</sub>   | V <sub>DD2H</sub> | V <sub>SS</sub>   | L  |
| М  | V <sub>DD2H</sub> | V <sub>SS</sub>   | V <sub>SS</sub>   | V <sub>SS</sub>   | V <sub>DD2H</sub> | М  |
| N  | V <sub>ss</sub>   | V <sub>DD2L</sub> | V <sub>SS</sub>   | V <sub>SS</sub>   | V <sub>DD2H</sub> | V <sub>ss</sub>   | CK_c_B            | V <sub>ss</sub>   | V <sub>SS</sub>   | V <sub>SS</sub>   | V <sub>DD2H</sub> | V <sub>SS</sub>   | V <sub>SS</sub>   | V <sub>DD2L</sub> | V <sub>SS</sub>   | N  |
| Р  | RFU               | V <sub>DD2L</sub> | CA5_B             | V <sub>SS</sub>   | CA3_B             | V <sub>ss</sub>   | CK_t_B            | V <sub>ss</sub>   | CSO_B             | V <sub>SS</sub>   | CA1_B             | V <sub>SS</sub>   | V <sub>SS</sub>   | V <sub>DD2L</sub> | RFU               | Р  |
| R  | $V_{DDQ}$         | V <sub>DDQ</sub>  | V <sub>SS</sub>   | CA6_B             | V <sub>SS</sub>   | CA4_B             | V <sub>SS</sub>   | CA2_B             | V <sub>SS</sub>   | CS1_B             | V <sub>SS</sub>   | CA0_B             | V <sub>SS</sub>   | V <sub>DDQ</sub>  | V <sub>DDQ</sub>  | R  |
| Т  | $V_{DDQ}$         | V <sub>SS</sub>   | V <sub>DDQ</sub>  | V <sub>DDQ</sub>  | DQ15_B            | V <sub>DD2H</sub> | V <sub>DD2H</sub> | V <sub>SS</sub>   | V <sub>DD2H</sub> | V <sub>DD2H</sub> | DQ7_B             | V <sub>DDQ</sub>  | V <sub>DDQ</sub>  | V <sub>SS</sub>   | V <sub>DDQ</sub>  | т  |
| U  | V <sub>ss</sub>   | DQ10_B            | V <sub>SS</sub>   | WCK1_t_B          | V <sub>DDQ</sub>  | DQ14_B            | V <sub>DD2H</sub> | V <sub>ss</sub>   | V <sub>DD2H</sub> | DQ6_B             | V <sub>DDQ</sub>  | WCK0_t_B          | V <sub>ss</sub>   | DQ2_B             | V <sub>SS</sub>   | U  |
| ٧  | DQ8_B             | V <sub>SS</sub>   | DQ11_B            | V <sub>DDQ</sub>  | WCK1_c_B          | V <sub>SS</sub>   | V <sub>SS</sub>   | V <sub>DD2H</sub> | V <sub>SS</sub>   | V <sub>SS</sub>   | WCK0_c_B          | V <sub>DDQ</sub>  | DQ3_B             | V <sub>SS</sub>   | DQ0_B             | ٧  |
| W  | V <sub>DD1</sub>  | DQ9_B             | V <sub>DDQ</sub>  | RDQS1_c_B         | V <sub>SS</sub>   | DQ13_B            | V <sub>DD2H</sub> | V <sub>SS</sub>   | V <sub>DD2H</sub> | DQ5_B             | V <sub>SS</sub>   | RDQS0_c_B         | V <sub>DDQ</sub>  | DQ1_B             | V <sub>DD1</sub>  | w  |
| Υ  | NC                | V <sub>DDQ</sub>  | RDQS1_t_B         | V <sub>ss</sub>   | DQ12_B            | V <sub>DD2L</sub> | V <sub>DD2H</sub> | V <sub>ss</sub>   | V <sub>DD2H</sub> | V <sub>DD2L</sub> | DQ4_B             | V <sub>SS</sub>   | RDQS0_t_B         | V <sub>DDQ</sub>  | NC                | Y  |
| AA | NC                | NC                | V <sub>DDQ</sub>  | DMI1_B            | V <sub>ss</sub>   | V <sub>DD2L</sub> | V <sub>DD2H</sub> | V <sub>DD2H</sub> | V <sub>DD2H</sub> | V <sub>DD2L</sub> | V <sub>SS</sub>   | DMI0_B            | V <sub>DDQ</sub>  | NC                | NC                | AA |
|    | 1                 | 2                 | 3                 | 4                 | 5                 | 6                 | 7                 | 8                 | 9                 | 10                | 11                | 12                | 13                | 14                | 15                |    |
|    |                   |                   |                   | =                 | <b>.</b>          |                   |                   | /iew (ball o      |                   |                   |                   |                   |                   |                   | 1                 |    |
|    | VSS               | $V_{D}$           | D1                | V <sub>DD2H</sub> | V <sub>DD2L</sub> | V <sub>DDC</sub>  | , C               | K K               | RDQS              | WCK               | DQ,DM             | II CA             | , CS, ZQ, RE      | SET               | NC, RFU           |    |



## **Embedded LPDDR5 SDRAM Ball Assignments and Descriptions**

#### **Table 5: Ball/Pad Descriptions**

| Symbol                                                                       | Туре          | Description                                                                                                                                                                                                                                                                                                                                                                                                                     |
|------------------------------------------------------------------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CK_t_[A:B]<br>CK_c_[A:B]                                                     | Input         | <b>Clock:</b> CK_t and CK_c are differential clock inputs. All double data rate (DDR) command/address inputs are sampled on both crossing points of CK_t and CK_c. The first crossing point is the rising (falling) edge of CK_t (CK_c) and second crossing point is falling (rising) edge of CK_t (CK_c). Single data rate (SDR) inputs, CS is sampled on the crossing point that is the rising (falling) edge of CK_t (CK_c). |
| CS0_[A:B], CS1_[A:B]                                                         | Input         | <b>Chip select:</b> CS is part of the command code, and is sampled on the rising (falling) edge of CK_t (CK_c) unless the device is in power-down or deep sleep mode where it becomes an asynchronous signal. Each rank (0, 1) has its own CS signals. CS1_[A:B] become NC pins in a single-rank package.                                                                                                                       |
| CA[6:0]_[A:B]                                                                | Input         | <b>Command/address inputs:</b> Provide the command and address inputs according to the command truth table.                                                                                                                                                                                                                                                                                                                     |
| WCK[1:0]_t_[A:B]<br>WCK[1:0]_c_[A:B]                                         | Input         | <b>Data clock:</b> WCK_t and WCK_c are differential clock inputs used for write data capture and read data output.                                                                                                                                                                                                                                                                                                              |
| DQ[15:0]_[A:B]                                                               | I/O           | Data input/output: Bidirectional data bus.                                                                                                                                                                                                                                                                                                                                                                                      |
| RDQS[1:0]_t_[A:B]<br>RDQS[1:0]_c_[A:B]                                       | I/O<br>Output | <b>Read data strobe:</b> RDQS_t and RDQS_c are differential output clock signals used to strobe data during a READ operation. RDQS_t is also used as a parity pin during write link protection enabled. Each byte of data has RDQS_t and RDQS_c signals.                                                                                                                                                                        |
| DMI[1:0]_[A:B]                                                               | I/O           | <b>Data mask inversion:</b> DMI serves multiple functions such as data mask (DM), data bus inversion (DBI), and parity at READ with ECC operation by setting the mode register. DMI is a bidirectional signal and each byte of data has a DMI signal.                                                                                                                                                                           |
| ZQ_A                                                                         | Reference     | <b>ZQ calibration reference:</b> Used to calibrate the output drive strength and the termination resistance. The ZQ pin should be connected to $V_{DDQ}$ through a 240 $\Omega$ ±1% resistor.                                                                                                                                                                                                                                   |
| $V_{\mathrm{DDQ}}, V_{\mathrm{DD1}}, V_{\mathrm{DD2H}}, \ V_{\mathrm{DD2L}}$ | Supply        | Power supplies: Isolated on the die for improved noise immunity.                                                                                                                                                                                                                                                                                                                                                                |
| V <sub>SS</sub>                                                              | Supply        | Ground reference: Power supply ground reference.                                                                                                                                                                                                                                                                                                                                                                                |
| RESET_n                                                                      | Input         | <b>Reset:</b> When asserted LOW, the RESET pin resets the die. Reset is an asynchronous signal.                                                                                                                                                                                                                                                                                                                                 |
| NC                                                                           | _             | No connect: Not internally connected.                                                                                                                                                                                                                                                                                                                                                                                           |



#### Embedded LPDDR5 SDRAM Package Dimensions

### **Package Dimensions**

#### 315-Ball Package (Package Code: DS)

Figure 5: 315-Ball TFBGA - 12.4mm × 15mm (Package Code: DS )





Notes:

- 1. All dimensions are in millimeters.
- 2. Solder ball composition: SACQ with CuOSP pads (Sn-4Ag-0.5Cu-3Bi-0.05Ni).



## **Embedded LPDDR5 SDRAM Product-Specific Mode Register Definition**

### **Product-Specific Mode Register Definition**

#### **Table 6: Mode Register Contents**

| Mode             |                                                                                                      |            |                                         |                                    |                          |                                        |                 |                          |  |  |
|------------------|------------------------------------------------------------------------------------------------------|------------|-----------------------------------------|------------------------------------|--------------------------|----------------------------------------|-----------------|--------------------------|--|--|
| Register         | OP7                                                                                                  | OP6        | OP5                                     | OP4                                | OP3                      | OP2                                    | OP1             | OP0                      |  |  |
| MRO              |                                                                                                      |            | Unified NT<br>ODT be-<br>havior<br>mode | DMI out-<br>put behav-<br>ior mode | Optimized refresh mode   | Enhanced<br>WCK al-<br>ways-on<br>mode | Latency<br>mode | NT ODT<br>timing<br>mode |  |  |
|                  |                                                                                                      | OP[0] =    | 1b: Device sup                          | ports differer                     | nt NT ODT late           | ency for DQ ar                         | nd RDQS         |                          |  |  |
|                  |                                                                                                      |            | OP[1] = 0                               | b: Device sup                      | oorts x16 mod            | e latency                              |                 |                          |  |  |
|                  |                                                                                                      | OP         | [2] = 1b: Devi                          | ce supports er                     | hanced WCK               | always-on mo                           | ode             |                          |  |  |
|                  |                                                                                                      |            | OP[3] = 1b: [                           | Device suppor                      | ts optimized r           | efresh mode                            |                 |                          |  |  |
|                  |                                                                                                      |            |                                         |                                    | havior mode <i>'</i>     |                                        |                 |                          |  |  |
|                  |                                                                                                      | OP[5] =    | 1b: The NT OI                           |                                    | ollows the uni           | fied NT ODT b                          | ehavior         |                          |  |  |
| MR5              |                                                                                                      |            |                                         | Manufa                             |                          |                                        |                 |                          |  |  |
|                  |                                                                                                      |            |                                         |                                    | b : Micron               |                                        |                 |                          |  |  |
| MR6              |                                                                                                      |            |                                         | Revisi                             |                          |                                        |                 |                          |  |  |
| MR8              | 1/0 v                                                                                                | vidth      |                                         |                                    | 0110b                    |                                        |                 |                          |  |  |
| IVINO            |                                                                                                      | = 00b: x16 |                                         |                                    | 100b: 8Gb                |                                        |                 |                          |  |  |
| MR13             | 01 [7.0] -                                                                                           | - 000. X10 |                                         | 01 [3.2] = 0                       | 71000.000                | VRO                                    |                 |                          |  |  |
|                  | OP[2] = 0b: Normal operation (default)                                                               |            |                                         |                                    |                          |                                        |                 |                          |  |  |
|                  |                                                                                                      | 1b: 0      |                                         |                                    | DQ7 and V <sub>REI</sub> |                                        | DQ6             |                          |  |  |
| MR19             |                                                                                                      |            | WCK2DQ<br>OSC FM                        |                                    |                          |                                        |                 |                          |  |  |
|                  |                                                                                                      |            | OP[5]                                   | = 1b: WCK2D0                       | Q OSC FM supp            | ported                                 |                 |                          |  |  |
| MR21             | WXS                                                                                                  |            |                                         |                                    | ODTD-CSFS                | WXFS                                   | RDCFS           | WDCFS                    |  |  |
|                  |                                                                                                      |            | OP[0] = 1b:                             | WRITE DATA                         | COPY function            | n supported                            |                 |                          |  |  |
|                  | OP[1] = 1b: READ DATA COPY function supported                                                        |            |                                         |                                    |                          |                                        |                 |                          |  |  |
|                  | OP[2] = 1b: WRITE X function supported                                                               |            |                                         |                                    |                          |                                        |                 |                          |  |  |
|                  | OP[3] = 1b: Device ODTD-CS is supported  OP[7] = 1b: Data to be written can be selected with 0 and 1 |            |                                         |                                    |                          |                                        |                 |                          |  |  |
|                  |                                                                                                      |            |                                         |                                    | n can be select          | ted with 0 and                         | 11              |                          |  |  |
| MR22             | RE                                                                                                   | ECC        | WE                                      |                                    | la ECC alleadala a       | 1 (-1 - 4 14)                          |                 |                          |  |  |
|                  | OP[5:4] = 00b: Write link ECC disabled (default) 01b: Write link ECC enabled (See Note 3)            |            |                                         |                                    |                          |                                        |                 |                          |  |  |
|                  | OP[7:6] = 00b: Read link ECC disabled (default) 01b: Read link ECC enabled (See Note 3)              |            |                                         |                                    |                          |                                        |                 |                          |  |  |
| MR24 <b>DFES</b> |                                                                                                      |            |                                         |                                    |                          |                                        |                 |                          |  |  |
|                  |                                                                                                      |            |                                         | OP[7] = 1b: DF                     | E is supported           | k                                      |                 |                          |  |  |
| MR26             |                                                                                                      | RDQSTFS    |                                         |                                    |                          |                                        |                 |                          |  |  |
|                  |                                                                                                      | OP[6] :    | = 1b: Read/wr                           | ite-based RDC                      | S_t TRAINING             | function sup                           | ported          |                          |  |  |



#### **Embedded LPDDR5 SDRAM Product-Specific Mode Register Definition**

#### **Table 6: Mode Register Contents (Continued)**

| Mode<br>Register | OP7 | OP6             | OP5           | OP4             | OP3           | OP2            | OP1            | ОР0 |
|------------------|-----|-----------------|---------------|-----------------|---------------|----------------|----------------|-----|
| MR27             |     |                 |               |                 |               |                |                | RFM |
|                  |     |                 | (             | OP[0] = 0b: RFI | M not require | d              |                |     |
| MR43             |     | SBEC Rule       |               |                 |               |                |                |     |
|                  |     | OP[6] = 1b: Sin | nultaneous SB | E on each DQ    | byte and DM   | l are independ | dently counted | d   |

- Notes: 1. The contents of mode registers described here reflect information specific to each die in these packages.
  - 2. Refer to General LPDDR5 Specification 1 for mode registers not described here.
  - 3. Write link ECC and read link ECC are supported.



## Embedded LPDDR5 SDRAM I<sub>DD</sub> Parameters

### **I<sub>DD</sub> Parameters**

Refer to  $I_{DD}$  Specification Parameters and Test Conditions section in General LPDDR5 Specifications 2 for detailed conditions.

#### Table 7: I<sub>DD</sub> Parameters - Single Die

 $V_{DD1} = 1.70 - 1.95 \text{V}; \ V_{DD2H} = 1.01 - 1.12 \text{V}; \ V_{DD2L} = 0.87 - 0.97 \text{V}; \ V_{DDQ} = 0.47 - 0.57 \text{V}; \ T_C = -25 ^{\circ}\text{C} \ \text{to} \ +85 ^{\circ}\text{C}$ 

Notes 1 and 2 apply to entire table.

| Notes 1 and 2 apply to |                  | Speed Grade |      | Note |
|------------------------|------------------|-------------|------|------|
| Symbol                 | Supply           | 6400 Mb/s   | Unit |      |
| I <sub>DD01</sub>      | V <sub>DD1</sub> | 2.80        | mA   |      |
| DD02H                  | $V_{DD2H}$       | 32.00       |      |      |
| I <sub>DD02L</sub>     | $V_{DD2L}$       | 0.25        |      |      |
| I <sub>DD0Q</sub>      | $V_{DDQ}$        | 0.75        |      |      |
| DD2P1                  | $V_{DD1}$        | 1.20        | mA   |      |
| I <sub>DD2P2H</sub>    | $V_{DD2H}$       | 1.80        |      |      |
| DD2P2L                 | $V_{DD2L}$       | 0.25        |      |      |
| DD2PQ                  | $V_{DDQ}$        | 0.75        |      |      |
| DD2PS1                 | V <sub>DD1</sub> | 1.20        | mA   |      |
| DD2PS2H                | $V_{DD2H}$       | 1.80        |      |      |
| DD2PS2L                | $V_{DD2L}$       | 0.25        |      |      |
| DD2PSQ                 | $V_{DDQ}$        | 0.75        |      |      |
| DD2N1                  | V <sub>DD1</sub> | 1.20        | mA   |      |
| DD2N2H                 | $V_{DD2H}$       | 16.00       |      |      |
| DD2N2L                 | $V_{DD2L}$       | 0.25        |      |      |
| DD2NQ                  | $V_{DDQ}$        | 0.75        |      |      |
| DD2NS1                 | V <sub>DD1</sub> | 1.20        | mA   |      |
| DD2NS2H                | $V_{DD2H}$       | 16.00       |      |      |
| DD2NS2L                | $V_{DD2L}$       | 0.25        |      |      |
| DD2NSQ                 | $V_{DDQ}$        | 0.75        |      |      |
| DD3P1                  | V <sub>DD1</sub> | 1.30        | mA   |      |
| DD3P2H                 | $V_{DD2H}$       | 4.80        |      |      |
| DD3P2L                 | $V_{DD2L}$       | 0.25        |      |      |
| DD3PQ                  | $V_{DDQ}$        | 0.75        |      |      |
| DD3PS1                 | $V_{DD1}$        | 1.30        | mA   |      |
| DD3PS2H                | $V_{DD2H}$       | 4.80        |      |      |
| DD3PS2L                | $V_{DD2L}$       | 0.25        |      |      |
| DD3PSQ                 | $V_{DDQ}$        | 0.75        |      |      |
| DD3N1                  | $V_{DD1}$        | 1.60        | mA   |      |
| DD3N2H                 | $V_{DD2H}$       | 23.00       |      |      |
| DD3N2L                 | $V_{DD2L}$       | 0.25        |      |      |
| I <sub>DD3NQ</sub>     | $V_{DDQ}$        | 0.75        |      |      |



#### **Embedded LPDDR5 SDRAM IDD** Parameters

#### **Table 7: I<sub>DD</sub> Parameters – Single Die (Continued)**

 $V_{DD1} = 1.70 - 1.95V$ ;  $V_{DD2H} = 1.01 - 1.12V$ ;  $V_{DD2L} = 0.87 - 0.97V$ ;  $V_{DDQ} = 0.47 - 0.57V$ ;  $T_{C} = -25^{\circ}C$  to  $+85^{\circ}C$ 

Notes 1 and 2 apply to entire table

|                      |                     | Speed Grade |      |      |
|----------------------|---------------------|-------------|------|------|
| Symbol               | Supply              | 6400 Mb/s   | Unit | Note |
| I <sub>DD3NS1</sub>  | $V_{DD1}$           | 1.60        | mA   |      |
| I <sub>DD3NS2H</sub> | $V_{DD2H}$          | 23.00       |      |      |
| I <sub>DD3NS2L</sub> | $V_{DD2L}$          | 0.25        |      |      |
| I <sub>DD3NSQ</sub>  | $V_{\mathrm{DDQ}}$  | 0.75        |      |      |
| I <sub>DD4R1</sub>   | V <sub>DD1</sub>    | 7.10        | mA   | 3, 4 |
| I <sub>DD4R2H</sub>  | $V_{DD2H}$          | 360.00      |      |      |
| I <sub>DD4R2L</sub>  | $V_{DD2L}$          | 0.25        |      |      |
| I <sub>DD4RQ</sub>   | $V_{\mathrm{DDQ}}$  | 105.78      |      |      |
| I <sub>DD4W1</sub>   | $V_{DD1}$           | 6.10        | mA   | 3    |
| I <sub>DD4W2H</sub>  | $V_{DD2H}$          | 280.00      |      |      |
| I <sub>DD4W2L</sub>  | $V_{\mathrm{DD2L}}$ | 0.25        |      |      |
| I <sub>DD4WQ</sub>   | $V_{\mathrm{DDQ}}$  | 0.75        |      |      |
| I <sub>DD51</sub>    | V <sub>DD1</sub>    | 20.00       | mA   |      |
| I <sub>DD52H</sub>   | $V_{DD2H}$          | 160.00      |      |      |
| I <sub>DD52L</sub>   | $V_{DD2L}$          | 0.25        |      |      |
| I <sub>DD5Q</sub>    | $V_{\mathrm{DDQ}}$  | 0.75        |      |      |
| I <sub>DD5AB1</sub>  | $V_{DD1}$           | 2.20        | mA   |      |
| I <sub>DD5AB2H</sub> | $V_{DD2H}$          | 24.00       |      |      |
| I <sub>DD5AB2L</sub> | $V_{\mathrm{DD2L}}$ | 0.25        |      |      |
| I <sub>DD5ABQ</sub>  | $V_{\mathrm{DDQ}}$  | 0.75        |      |      |
| I <sub>DD5PB1</sub>  | $V_{DD1}$           | 2.20        | mA   |      |
| I <sub>DD5PB2H</sub> | $V_{DD2H}$          | 24.00       |      |      |
| I <sub>DD5PB2L</sub> | $V_{DD2L}$          | 0.25        |      |      |
| I <sub>DD5PBQ</sub>  | $V_{\mathrm{DDQ}}$  | 0.75        |      |      |

- Notes: 1. Published I<sub>DD</sub> values except I<sub>DD4RQ</sub> are the maximum I<sub>DD</sub> values considering the worstcase conditions of process, temperature, and voltage.
  - 2. BG mode. DVFSC and DVFSQ disabled.
  - 3. BL = 16, DBI disabled.
  - 4.  $I_{DD4RO}$  value is reference only. Typical value. Output load = 5pF,  $R_{ON}$  = 40 ohm,  $T_{C}$  = 25°C.



#### **Embedded LPDDR5 SDRAM IDD** Parameters

#### Table 8: Full-Array Power-Down Self Refresh Current - Single Die

 $V_{DD1} = 1.70 - 1.95V$ ;  $V_{DD2H} = 1.01 - 1.12V$ ;  $V_{DD2L} = 0.87 - 0.97V$ ;  $V_{DDO} = 0.47 - 0.57V$ ;  $T_{C} = -25^{\circ}C$  to  $+85^{\circ}C$ 

| Temperature | Symbol             | Supply            | Value | Unit |
|-------------|--------------------|-------------------|-------|------|
| 25°C        | I <sub>DD61</sub>  | V <sub>DD1</sub>  | 0.25  | mA   |
|             | I <sub>DD62H</sub> | V <sub>DD2H</sub> | 0.60  |      |
|             | I <sub>DD62L</sub> | $V_{DD2L}$        | 0.01  |      |
|             | I <sub>DD6Q</sub>  | $V_{DDQ}$         | 0.01  |      |
| 85°C        | I <sub>DD61</sub>  | V <sub>DD1</sub>  | 2.00  |      |
|             | I <sub>DD62H</sub> | $V_{DD2H}$        | 5.30  |      |
|             | I <sub>DD62L</sub> | $V_{DD2L}$        | 0.25  |      |
|             | I <sub>DD6Q</sub>  | $V_{DDQ}$         | 0.75  |      |

- Notes: 1.  $I_{DD6}25^{\circ}C$  is the typical value in the distribution with nominal  $V_{DD}$  and a reference-only value. I<sub>DD6</sub>85°C is the maximum I<sub>DD</sub> guaranteed value considering the worst-case conditions of process, temperature, and voltage.
  - 2. DVFSC and DVFSQ disabled.



#### Embedded LPDDR5 SDRAM Revision History

#### **Revision History**

Rev. B - 10/2020

• Updated 315b package Coplanarity from 0.08mm to 0.1mm

Rev. A - 9/2020

 • Initial release , CCM005-1974498342-68 y31m\_embedded\_lpddr5.pdf – Rev. A 4/2020 EN

8000 S. Federal Way, P.O. Box 6, Boise, ID 83707-0006, Tel: 208-368-4000 www.micron.com/products/support Sales inquiries: 800-932-4992 Micron and the Micron logo are trademarks of Micron Technology, Inc. All other trademarks are the property of their respective owners.

This data sheet contains initial characterization limits that are subject to change upon full characterization of production devices.